首页> 外文会议>2013 IEEE 7th International Symposium on Embedded Multicore Socs >Performance Degradation by Deactivated Cores in 2-D Mesh NoCs
【24h】

Performance Degradation by Deactivated Cores in 2-D Mesh NoCs

机译:二维Mesh NoC中停用的核心会降低性能

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

Chip MultiProcessors (CMPs) will have dark silicon or frequently deactivated areas in a chip, as technology continues to scale down, due to power dissipation. In this work we estimate the influences of deactivated cores on performance of network-on-chips (NoCs). Even when a chip has a two-dimensional mesh topology, a deactivated core that includes an on-chip router makes topology irregular. We thus assume that a topology-agnostic deadlock-free routing is used with a moderate number of virtual channels in such CMPs. Thorough cycle-accurate network simulations of a 2-D mesh NoC, we found that (1) indeed a deactivated core degrades the performance to some extent in terms of throughput, but (2) latency is not increased or even reduced when a deactivated core is located in the corner of a mesh. Hence, we recommend choosing a corner core for deactivation to maintain the performance of NoCs.
机译:随着技术的不断发展,由于功耗的原因,芯片多处理器(CMP)将在芯片中具有深色硅片或经常失活的区域。在这项工作中,我们估计停用的内核对片上网络(NoC)性能的影响。即使芯片具有二维网格拓扑,包含芯片上路由器的停用内核也会使拓扑不规则。因此,我们假定在此类CMP中,与拓扑数量无关的无死锁路由与中等数量的虚拟通道一起使用。通过对二维网状NoC进行精确的周期精确网络仿真,我们发现(1)实际上,停用的核心在吞吐量方面会在一定程度上降低性能,但是(2)停用的核心不会增加或什至减少延迟位于网格的一角。因此,我们建议选择用于停用的转角核心以维持NoC的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号