首页> 外文会议>2013 IEEE 11th International Conference on Dependable, Autonomic and Secure Computing >FPGA Implementation of Polar Format Algorithm for Airborne Spotlight SAR Processing
【24h】

FPGA Implementation of Polar Format Algorithm for Airborne Spotlight SAR Processing

机译:机载聚光SAR极坐标格式算法的FPGA实现

获取原文
获取原文并翻译 | 示例

摘要

To satisfy the demand of real-time processing of airborne synthetic aperture radar (SAR), the polar format algorithm (PFA) is designed and implemented based on FPGA. In this design, the complicated two-dimensional interpolation of the canonic PFA is implemented using the principle of chirp-scaling (PCS) to improve the efficiency, the Floating-Point IP core and pipeline structure is applied to the realize high-speed floating-point-number computation, and an efficient scheme employed to control the read and write mode of DDR3 SDRAM is brought up to realize the transposition of matrix data demanded by the algorithm. The system is built on the KC705 evaluation board, and in a test with real SAR data, it takes approximately is to process 4096*4096 single-precision floating-point pixels with reasonable imaging result, when the system works at 200MHz.
机译:为了满足机载合成孔径雷达(SAR)实时处理的需求,基于FPGA设计并实现了极坐标格式算法(PFA)。在本设计中,使用线性调频比例缩放(PCS)原理对经典PFA进行了复杂的二维插值,以提高效率,并采用浮点IP核和流水线结构来实现高速浮点运算。提出了点数计算和控制DDR3 SDRAM读写模式的有效方案,以实现算法所需的矩阵数据转置。该系统建立在KC705评估板上,并且在使用真实SAR数据进行的测试中,当系统工作在200MHz时,大约需要处理4096 * 4096个单精度浮点像素并具有合理的成像结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号