首页> 外文会议>2012 Third International Conference on Networking and Computing. >Measurement of Low-Energy Processor Chip Using Fine-Grain Variable Stages Pipeline Architecture
【24h】

Measurement of Low-Energy Processor Chip Using Fine-Grain Variable Stages Pipeline Architecture

机译:使用细粒度可变级管线架构测量低能耗处理器芯片

获取原文
获取原文并翻译 | 示例

摘要

Increase of energy consumption caused by processor enhancement has recently become a serious problem. Dynamic voltage and frequency scaling (DVFS) which dynamically lowers the supply voltage and clock frequency is widely used to reduce energy consumption. However, it is difficult to deliver fine-grain energy optimization by using DVFS because a voltage regulator takes a long time for scaling the voltage. To reduce energy consumption at fine-grain interval, we propose a variable stages pipeline (VSP) processor. VSP reduces energy consumption by dynamically varying the pipeline depth to suitable pipeline depth according to behavior of a running program. VSP can optimize energy at finer-grain than DVFS because pipeline scaling has a small overhead. In this paper, we fabricated a VSP processor chip using 180 nm technology and evaluated energy consumption of the chip. We present that the fabricated VSP chip dynamically varies the pipeline depth while a program is running and reduces the energy consumption at shorter interval than DVFS.
机译:由处理器增强引起的能量消耗的增加最近已成为严重的问题。动态降低电压和时钟频率的动态电压和频率缩放(DVFS)被广泛用于降低能耗。但是,由于调压器需要很长时间来缩放电压,因此使用DVFS很难实现细粒度的能量优化。为了减少细粒度间隔的能耗,我们提出了可变级流水线(VSP)处理器。 VSP通过根据正在运行的程序的行为将流水线深度动态更改为合适的流水线深度来减少能耗。 VSP可以以比DVFS更好的粒度优化能源,因为管道缩放具有较小的开销。在本文中,我们使用180 nm技术制造了VSP处理器芯片,并评估了该芯片的能耗。我们提出,在程序运行时,制成的VSP芯片会动态改变流水线深度,并比DVFS缩短了间隔时间,从而降低了能耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号