首页> 外文会议>2012 Conference on Design and Architectures for Signal and Image Processing. >A hierarchical implementation of Hadamard transform using RVC-CAL dataflow programming and dynamic partial reconfiguration
【24h】

A hierarchical implementation of Hadamard transform using RVC-CAL dataflow programming and dynamic partial reconfiguration

机译:使用RVC-CAL数据流编程和动态部分重新配置的Hadamard变换的分层实现

获取原文
获取原文并翻译 | 示例

摘要

This paper presents an efficient design method used to implement a hierarchical architecture of Hadamard transform module. The proposed design method is based on the use of RVC-CAL dataflow approach and dynamic partial reconfiguration technique (DPR). The DPR technique allows reconfiguring a part of the FPGA area with different functionalities at runtime. It is a promising solution to increase performance in the system. RVC-CAL is a specific language for writing dataflow models which is introduced by MPEG-RVC video standard. RVC-CAL description is composed of a set of interconnected blocks (actors). Several dataflow models of the same application can be used in the design process. In this work, the hierarchical architecture of Hadamard module is composed of three levels. And each one contains a set of blocks. The DPR is applied between these blocks to switch from level to another. To achieve this implementation, in the first, the Hadamard blocks are described in RVC-CAL language and a specific RVC-CAL tool is used to generate automatically their hardware description. Then, the DPR design flow is applied. In our design method, we use xilinx tools and Virtex-5 FPGA board. To evaluate our implementation, we compare its with two other architectures in terms of area occupation, power consumption and execution time.
机译:本文提出了一种有效的设计方法,用于实现Hadamard变换模块的分层体系结构。所提出的设计方法基于RVC-CAL数据流方法和动态部分重配置技术(DPR)的使用。 DPR技术允许在运行时以不同的功能重新配置FPGA区域的一部分。这是提高系统性能的有前途的解决方案。 RVC-CAL是一种用于编写数据流模型的特定语言,由MPEG-RVC视频标准引入。 RVC-CAL描述由一组互连的块(角色)组成。在设计过程中可以使用同一应用程序的多个数据流模型。在这项工作中,Hadamard模块的层次结构由三个层次组成。并且每个包含一组块。 DPR应用于这些块之间,以从级别切换到另一个级别。为了实现此实现,首先,以RVC-CAL语言描述Hadamard块,并使用特定的RVC-CAL工具自动生成其硬件描述。然后,应用DPR设计流程。在我们的设计方法中,我们使用xilinx工具和Virtex-5 FPGA板。为了评估我们的实现,我们在面积占用,功耗和执行时间方面将其与其他两个体系结构进行了比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号