首页> 外文会议>2012 6th Asia-Pacific Conference on Environmental Electromagnetics. >Optimal resistance determination method for RL damper circuits in power distribution network of ICs
【24h】

Optimal resistance determination method for RL damper circuits in power distribution network of ICs

机译:ICs配电网中RL阻尼电路的最佳电阻确定方法

获取原文
获取原文并翻译 | 示例

摘要

We investigated a method using parallel RL circuits inserted into power distribution network (PDN) of integrated circuits (ICs) to enhance the IC in EMI and PI performance. Optimal damping resistances of the parallel RL circuit were derived from a characteristic equation of an equivalent circuit of a partial PDN that contributed to PDN resonances dominantly. The parallel RL circuit with the optimal resistances damps the PDN resonances as quickly as possible and reduces peaks in simultaneous switching current that will cause EMI and in input impedance of PDN related to PI. We validated the parallel RL circuit with respect to EMI and PI performance of ICs numerically and experimentally. Results of these validation showed that the proposed method descend the simultaneous switching current at both chip-package-board and on-board resonant frequency. It is also confirmed that insertion of the parallel RL circuits into the power trace reduced the impedance peak due to the chip-package-board resonance.
机译:我们研究了一种使用并联RL电路插入集成电路(IC)的配电网络(PDN)中的方法,以增强IC的EMI和PI性能。并联RL电路的最佳阻尼电阻是从部分PDN等效电路的特性方程得出的,该等式主要影响PDN谐振。具有最佳电阻的并联RL电路会尽快衰减PDN谐振,并减小同时开关电流中的峰值,该峰值会引起EMI以及与PI相关的PDN的输入阻抗。我们在数值和实验上针对IC的EMI和PI性能验证了并联RL电路。这些验证的结果表明,所提出的方法降低了芯片封装板和板上谐振频率下的同时开关电流。还可以确认,由于芯片封装板的谐振,将并联的RL电路插入电源走线降低了阻抗峰值。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号