首页> 外文会议>2012 4th Computer Science and Electronic Engineering Conference. >A novel design flow for fault-tolerant computing
【24h】

A novel design flow for fault-tolerant computing

机译:容错计算的新颖设计流程

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a new hardware synthesis flow, which generates an output verifiable in a field-programmable gate array. It demonstrates the relevance of fault-tolerant synthesis as required by demanding, sustainable, safety-critical applications. Although general-purpose in capability, the technique is particularly applicable for modern processor implementations, where the consequences for undetected errors are usually catastrophic.
机译:本文介绍了一种新的硬件综合流程,该流程可在现场可编程门阵列中生成可验证的输出。它证明了苛刻的,可持续的,对安全至关重要的应用程序所要求的容错综合的重要性。尽管该功能具有通用性,但该技术尤其适用于现代处理器实现,在这种实现中,未检测到的错误的后果通常是灾难性的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号