首页> 外文会议>2012 18th IEEE-NPSS Real Time Conference. >Design of a real-time FPGA-based DAQ architecture for the LabPET II, an APD-based scanner dedicated to small animal PET imaging
【24h】

Design of a real-time FPGA-based DAQ architecture for the LabPET II, an APD-based scanner dedicated to small animal PET imaging

机译:为LabPET II设计基于实时FPGA的DAQ架构,LabPET II是基于APD的扫描仪,专用于小动物PET成像

获取原文
获取原文并翻译 | 示例

摘要

To achieve submillimetric spatial resolution, a new detection block has been designed for the LabPET II, a small animal PET scanner being developed at Université de Sherbrooke. Each detection block consists of 2 arrays of 4×8 avalanche photodiodes (APD) individually coupled to an 8×8 scintillator array, to form 64 independent and parallel DAQ channels. This new detection block entails an 8-fold increase in pixel density compared to the LabPET™ I. A 64-channel mixed-signal Application Specified Integrated Circuit (ASIC) was designed to extract relevant PET data in real time from the LabPET II detection blocks. The ASIC is expected to support up to 3000 PET events/sec per channel. In order to interface the ASICs forming the PET camera with the storage units, a real-time FPGA-based digital DAQ system was designed. The DAQ system allows event harvesting, processing and transmission to a distant computer for image reconstruction as well as system programming and calibration. Real-time event processing embedded in the DAQ includes energy computation using a time-over-threshold (TOT) conversion scheme, timing corrections and event sorting trees. A real-time coincidence engine analyzes events and only keeps relevant information to minimize data throughput and post-acquisition data processing. The architecture consists of 3 layers of FPGA-based electronics wired through gigabit links: a Front-End board extracts timing and energy along with a pixel address, a Hub board sorts incoming events chronologically and a Coincidence board matches coincident events and copes with randoms estimation. Every FPGA in the different layers is accessible through an Ethernet link. The real-time digital architecture sustains the required throughput of ~111 Mevents/s for a ∼37000 channels scanner configuration.
机译:为了实现亚微米级的空间分辨率,已经为LabPET II设计了一个新的检测模块,该仪器是由舍布鲁克大学开发的小型动物PET扫描仪。每个检测块由2个4×8雪崩光电二极管(APD)阵列组成,这些阵列分别耦合到8×8闪烁体阵列,以形成64个独立的并行DAQ通道。与LabPET™I相比,这种新的检测模块需要将像素密度提高8倍。一种64通道混合信号专用集成电路(ASIC)旨在从LabPET II检测模块实时提取相关的PET数据。 。预计该ASIC每个通道最多可支持3000个PET事件/秒。为了将构成PET相机的ASIC与存储单元接口,设计了基于FPGA的实时数字DAQ系统。 DAQ系统允许事件收集,处理和传输到远程计算机以进行图像重建以及系统编程和校准。嵌入在DAQ中的实时事件处理包括使用阈值时间(TOT)转换方案的能量计算,时序校正和事件排序树。实时重合引擎分析事件,并且仅保留相关信息,以最大程度地减少数据吞吐量和采集后数据处理。该架构由3层通过千兆链路连接的基于FPGA的电子设备组成:一个前端板提取时序和能量以及一个像素地址,一个集线板按时间顺序对传入事件进行排序,一个巧合板匹配巧合事件并应对随机估计。通过以太网链路可以访问不同层中的每个FPGA。对于约37000个通道的扫描仪配置,实时数字架构可维持约111 Mevents / s的所需吞吐量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号