【24h】

Data transactions on system-on-chip bus using AXI4 protocol

机译:使用AXI4协议的片上系统总线上的数据事务

获取原文
获取原文并翻译 | 示例

摘要

Advanced microcontroller bus architecture (AMBA) protocol family provides metric-driven verification of protocol compliance, enabling comprehensive testing of interface intellectual property (IP) blocks and system-on-chip (SoC) designs. The AMBA advanced extensible interface 4 (AXI4) update to AMBA AXI3 includes the following: support for burst lengths up to 256 beats, updated write response requirements, removal of locked transactions and AXI4 also includes information on the interoperability of components. AMBA AXI4 protocol system supports 16 masters and 16 slaves interfacing. This paper presents a project aimed to do data transactions on SoC bus using AMBA AXI4 protocol modeled in Verilog hardware description language (HDL) and simulation results for read and write operation of data and address are shown in Verilog compiler simulator (VCS) tool. The operating frequency is set to 100MHz. Two test cases are run to perform multiple read and multiple write operations. To perform single read operation module takes 160ns and for single write operation it takes 565ns.
机译:先进的微控制器总线体系结构(AMBA)协议系列提供了度量驱动的协议符合性验证,可对接口知识产权(IP)块和片上系统(SoC)设计进行全面测试。对AMBA AXI3的AMBA高级可扩展接口4(AXI4)更新包括以下内容:支持最大256拍的突发长度,更新的写响应要求,删除锁定的事务,并且AXI4还包括有关组件互操作性的信息。 AMBA AXI4协议系统支持16个主接口和16个从接口。本文提出了一个项目,该项目旨在使用以Verilog硬件描述语言(HDL)建模的AMBA AXI4协议在SoC总线上进行数据事务,并在Verilog编译器模拟器(VCS)工具中显示数据和地址的读写操作的仿真结果。工作频率设置为100MHz。运行两个测试用例以执行多次读取和多次写入操作。要执行单次读取操作,模块需要160ns,而对于单次写入操作,则需要565ns。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号