首页> 外文会议>2011 Fourth International Symposium on Knowledge Acquisition and Modeling >An Improved F-M Partitioning Algorithm in Parallel Logic Simulation
【24h】

An Improved F-M Partitioning Algorithm in Parallel Logic Simulation

机译:并行逻辑仿真中的改进F-M划分算法

获取原文
获取原文并翻译 | 示例

摘要

The increasing complexity of digital VLSI designs is causing the simulation execution time to increase enormously. Circuit partitioning is an efficient way to speed up the parallel simulation and reduce the communication overhead. Based on classical F-M heuristic algorithm, we proposed a multilevel partitioning approach TCFM, which can get fast convergence of F-M algorithm by refining the initial partitioning. The simulator was implemented on Network of workstations and a benchmark of ISCAS85 was executed to show that it is feasible to obtain the speedup and lower communication overhead.
机译:数字VLSI设计日益复杂,导致仿真执行时间大大增加。电路分区是加速并行仿真并减少通信开销的有效方法。在经典的F-M启发式算法的基础上,提出了一种多级划分方法TCFM,通过对初始划分进行细化,可以使F-M算法快速收敛。该仿真器是在工作站网络上实现的,并执行了ISCAS85的基准测试,以证明获得加速和降低通信开销的可行性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号