首页> 外文会议>2004 computing frontier conference >High Performance Code Compression Architecture for the Embedded ARM/THUMB Processor
【24h】

High Performance Code Compression Architecture for the Embedded ARM/THUMB Processor

机译:嵌入式ARM / THUMB处理器的高性能代码压缩架构

获取原文
获取原文并翻译 | 示例

摘要

The use of code compression in embedded systems based on standard RISC instruction set architectures(ISA)has been shown in the past to be of benefit in reducing overall system cost.The 16-bit THUMB ISA from ARM Ltd has a significantly higher density than the original 32-bits ARM ISA.Our proposed memory compression architecture has showed a further size reduction of 15%to 20%on the THUMB code.In this paper we propose to use a high-speed data lossless hardware decompressor to improve the timing performance of the architecture.We simulated the architecture on the SimpleScalar platform and show that for some applications,the time overheads are limited within 5%of the original application.
机译:过去,已经证明在基于标准RISC指令集体系结构(ISA)的嵌入式系统中使用代码压缩可以降低总体系统成本。ARM Ltd.的16位THUMB ISA的密度明显高于Linux。原始的32位ARM ISA。我们提出的内存压缩体系结构已显示出THUMB代码的大小进一步减小了15%至20%。本文提出了使用高速数据无损硬件解压缩器来提高硬件的定时性能。我们在SimpleScalar平台上对体系结构进行了仿真,结果表明,对于某些应用程序,时间开销限制为原始应用程序的5%以内。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号