【24h】

MDSP: A High-Performance Low-Power DSP Architecture

机译:MDSP:高性能,低功耗DSP架构

获取原文
获取原文并翻译 | 示例

摘要

The Multi-process DSP architecture (MDSP) is presented and evaluated for high-performance low-power embedded processors. The proposed architecture extends the standard control-flow DSP architecture with simple data-flow primitives. Such primitives are used to generate concurrent processes at run-time, which independently generate and consume data without accessing the instruction flow. We have evaluated the MDSP proposal by designing an asynchronous DSP core, since previous studies showed it to be better suited as an implementation technique. The experiment showed interesting improvements in overall performance and external device management compared to the current commercially available DSP cores. It also showed good scalability and compiler-friendliness with respect to alternative approaches.
机译:提出了针对高性能低功耗嵌入式处理器的多进程DSP架构(MDSP)并对其进行了评估。所提出的体系结构使用简单的数据流原语扩展了标准控制流DSP体系结构。此类原语用于在运行时生成并发进程,这些并发进程独立生成和使用数据而无需访问指令流。我们已经通过设计一个异步DSP内核评估了MDSP提案,因为以前的研究表明它更适合作为一种实现技术。与目前市售的DSP内核相比,该实验显示出整体性能和外部设备管理方面的有趣改进。与其他方法相比,它还显示出良好的可伸缩性和编译器友好性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号