首页> 外文会议>12th Asian test symposium >SOC Test Time Minimization Under Multiple Constraints
【24h】

SOC Test Time Minimization Under Multiple Constraints

机译:多种约束下的SOC测试时间最小化

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we propose a SOC (system-on-chip) test scheduling technique that minimizes the test application time while considering test power limitations and test conflicts. The test power consumption is important to consider since exceeding the system's power limit might damage the system. Our technique takes also into account test conflicts that are due to cross-core testing (testing of interconnections), unit testing with multiple test sets, hierarchical SOCs where cores are embedded in cores, and the sharing of test access mechanism (TAM). Our technique handles these conflicts as well as precedence constraints, which is the order in which the tests has to be applied. We have implemented our algorithm and performed experiments, which shows the efficiency of our approach.
机译:在本文中,我们提出了一种SOC(片上系统)测试调度技术,该技术可在考虑测试功率限制和测试冲突的同时最大程度地缩短测试应用时间。必须考虑测试功耗,因为超过系统的功率极限可能会损坏系统。我们的技术还考虑了由于跨核测试(互连测试),具有多个测试集的单元测试,将核嵌入到核中的分层SOC以及共享的测试访问机制(TAM)所引起的测试冲突。我们的技术处理这些冲突以及优先级约束,这是必须应用测试的顺序。我们已经实现了算法并进行了实验,这表明了我们方法的有效性。

著录项

  • 来源
    《12th Asian test symposium 》|2003年|P.312-317|共6页
  • 会议地点 Xian(CN);Xian(CN)
  • 作者单位

    Embedded Systems Laboratory, Computer Science Department Linkoepings Universitet, Sweden;

  • 会议组织
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类 TP206.1;TP806.1;
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号