...
首页> 外文期刊>Journal of Low Power Electronics >Near-Threshold Computing of Clocked Adiabatic Logic with Complementary Pass-Transistor Logic Circuits
【24h】

Near-Threshold Computing of Clocked Adiabatic Logic with Complementary Pass-Transistor Logic Circuits

机译:带有互补传递晶体管逻辑电路的时钟绝热逻辑的近阈值计算

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Low-power design already becomes the main challenge in the modern VLSI design community. The voltage scaling technique has proved to be one of the most effective methods for low-power circuit design. Although sub-threshold circuits can obtain extremely large energy savings, their performance penalty is huge. In this paper, we propose a new adiabatic logic named as CAL-CPL (Clocked Adiabatic Logic with Complementary Pass-transistor Logic) circuit. The CAL-CPL circuit is similar to CAL (Clocked Adiabatic Logic) expect for its logic evaluation tree that is constructed by using CPL module to replace the NMOS logic tree of CAL. The characteristic of the CAL-CPL circuits is analyzed in term of energy dissipations. Then the energy dissipation and performance of the CAL-CPL circuits are investigated by lowing supply voltage from nominal voltage to near-threshold voltage. In the near-threshold region, the CAL-CPL circuits obtain considerable energy savings with a little performance penalty. A 4-2 compressor and 8421 BCD up-counter based on CAL-CPL circuits are realized and simulated using HSPICE at a 45 nm CMOS process with the NCSU PTM model. Simulation results show that the average power consumption of the near-threshold 4-2 compressor and 8421 BCD up-counter are reduced about 24% and 32% compared with the super-threshold ones for clock rates ranging from 50 MHz to 400 MHz, respectively. Therefore, the near-threshold computing of CAL-CPL circuits is an attractive approach especially suiting for mid performance low-power applications.
机译:低功耗设计已经成为现代VLSI设计社区的主要挑战。电压缩放技术已被证明是低功耗电路设计最有效的方法之一。尽管亚阈值电路可节省大量能源,但其性能损失却很大。在本文中,我们提出了一种新的绝热逻辑,称为CAL-CPL(带互补传递晶体管逻辑的绝热逻辑)电路。 CAL-CPL电路类似于其逻辑评估树所期望的CAL(时钟绝热逻辑),该评估树是通过使用CPL模块替代CAL的NMOS逻辑树而构建的。 CAL-CPL电路的特性根据能量耗散进行了分析。然后,通过将电源电压从标称电压降低到接近阈值电压来研究CAL-CPL电路的能耗和性能。在接近阈值区域中,CAL-CPL电路可节省大量能源,而性能损失很少。在NCSU PTM模型下,使用HSPICE在45 nm CMOS工艺下使用HSPICE实现了基于CAL-CPL电路的4-2压缩器和8421 BCD上计数器。仿真结果表明,在50 MHz至400 MHz的时钟速率下,与超阈值压缩机相比,近阈值4-2压缩机和8421 BCD上计数器的平均功耗分别降低了约24%和32%。 。因此,CAL-CPL电路的近阈值计算是一种有吸引力的方法,特别适合于中等性能的低功耗应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号