...
首页> 外文期刊>International Journal of Engineering & Technology >Low power combinational and sequential logic circuits using clocked differential cascode adiabatic logic (CDCAL)
【24h】

Low power combinational and sequential logic circuits using clocked differential cascode adiabatic logic (CDCAL)

机译:使用时钟差分共源共栅绝热逻辑(CDCAL)的低功耗组合和顺序逻辑电路

获取原文
           

摘要

This paper presents the Clocked Differential Cascode Adiabatic Logic (CDCAL), the quasi-adiabatic dynamic logic that can operate efficiently at GHz-class frequencies. It is operated by two phase sinusoidal power clock signal for the adiabatic pipeline. The proposed logic uses clocked control transistor in addition to the less complex differential cascode logic structure to achieve low power and high speed operation. To show the feasibility of implementation of both combinational and sequential logic circuits using the proposed logic, the CLA adder and counter have been selected. To evaluate the energy efficiency of the proposed logic, an 8-bit pipelined carry look-ahead (CLA) adder is designed using CCDAL and it is also compared against the other high speed two phase counterpart available in the literature and conventional static CMOS. The simulation results show that the CCDAL logic can operate efficiently at high frequencies compared to other two phase adiabatic logic circuits. All the circuits have been designed using UMC 90nm technology library and the simulations are carried out using industry standard Cadence? Virtuoso tool.
机译:本文介绍了时钟差分共源共栅绝热逻辑(CDCAL),这是一种准绝热动态逻辑,可以在GHz级频率下高效运行。它由绝热管道的两相正弦功率时钟信号操作。除了较不复杂的差分共源共栅逻辑结构之外,所提出的逻辑还使用时钟控制晶体管,以实现低功耗和高速运行。为了显示使用所提出的逻辑实现组合逻辑电路和顺序逻辑电路的可行性,已选择了CLA加法器和计数器。为了评估所提出逻辑的能量效率,使用CCDAL设计了一个8位流水线进位超前(CLA)加法器,并将其与文献中提供的其他高速两相副本和常规静态CMOS进行了比较。仿真结果表明,与其他两相绝热逻辑电路相比,CCDAL逻辑可以在高频下高效运行。所有电路均使用UMC 90nm技术库进行设计,并且使用行业标准Cadence?进行仿真。 Virtuoso工具。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号