首页> 外文会议>2010 11th International Workshop on Symbolic and Numerical Methods, Modeling and Applications to Circuit Design >Compact, low-voltage, low-power and high-bandwidth CMOS four-quadrant analog multiplier
【24h】

Compact, low-voltage, low-power and high-bandwidth CMOS four-quadrant analog multiplier

机译:紧凑型低电压,低功耗和高带宽CMOS四象限模拟乘法器

获取原文

摘要

In this paper, a new compact, low power and low voltage structure for CMOS analog multiplier is proposed. All of them are implemented using a compact circuit. The circuit is designed and analyzed in 0.18µm CMOS process model. Simulation results for the circuit with a 1.2V single supply show that it consumes only 25µw quiescent power with 2GHz bandwidth and 1.5% THD.
机译:本文提出了一种新的紧凑,低功耗,低电压的CMOS模拟乘法器结构。所有这些都使用紧凑的电路实现。该电路是在0.18µm CMOS工艺模型中进行设计和分析的。单电源为1.2V的电路的仿真结果表明,该电路仅消耗25µw的静态功率,并具有2GHz带宽和1.5%THD。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号