【24h】

Low-Voltage Low-Power CMOS RF Four-Quadrant Multiplier

机译:低压低功耗CMOS RF四象限乘法器

获取原文
获取原文并翻译 | 示例
           

摘要

The paper describes a CMOS four-quadrant multiplier intended for use in the front-end receiver by utilizing the square-law characteristic of the MOS transistor in the saturation region. The circuit was simulated in standard 0.5 μm CMOS level 3 MOSIS (BSIM3 SPICE-based). The mixer has a third-order inter modulation (IM3) of 34.7 dBmV, a third-order intercept point (IP3) of - 5.7 dBm, 1-dB compression (P-1dB) of - 10.4 dBm and the power consumption is 1.18mW from a single 1.5V power supply. One of the features of the proposed design is using two MOS transistors limitation to reduce the supply voltage, which leads to reduce the power consumption.
机译:本文通过利用饱和区域中MOS晶体管的平方律特性,描述了一种用于前端接收器的CMOS四象限乘法器。该电路在标准的0.5μmCMOS 3级MOSIS(基于BSIM3 SPICE)中进行了仿真。混频器具有34.7 dBmV的三阶互调(IM3),-5.7 dBm的三阶截点(IP3),-10.4 dBm的1-dB压缩(P-1dB)和功耗为1.18mW由一个1.5V单电源供电。提出的设计的特征之一是使用两个MOS晶体管限制来降低电源电压,从而降低了功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号