...
首页> 外文期刊>Journal of Low Power Electronics >ReMap: A Novel Automated Peephole Optimization Based Approach for Logic, Delay and Power Minimization
【24h】

ReMap: A Novel Automated Peephole Optimization Based Approach for Logic, Delay and Power Minimization

机译:ReMap:一种新颖的基于自动窥孔优化的逻辑,延迟和功耗最小化方法

获取原文
获取原文并翻译 | 示例
           

摘要

Logic minimization is an important aspect of the digital Computer Aided Design flows of both Application Specific Integrated Circuits and Field Programmable Gate Arrays. Peephole optimization is one of the effective logic minimization technique employed in design of digital circuits. This paper presents a novel automated peephole optimization based approach for logic minimization that interlaces commercially available ASIC-based and FPGA-based synthesis tools in an alternating fashion. Experimenting the technique on standard benchmark circuits resulted in a logic reduction of upto 59.71% and 73.40%; delay reduction of upto 36.64% and 57.78%; and, power reduction of upto 54.12% and 57.14% when compared with the output generated by current commercial state-of-the-art ASIC and FPGA synthesis tools respectively. Importantly, this technique can be adopted by design houses at no extra cost. Using the addition operation as a case study the paper also demonstrates how to use the proposed methodology to automatically design arithmetic circuits that meet different area and performance budgets.
机译:逻辑最小化是专用集成电路和现场可编程门阵列的数字计算机辅助设计流程的重要方面。窥孔优化是数字电路设计中采用的有效逻辑最小化技术之一。本文提出了一种用于逻辑最小化的新颖的基于自动窥孔优化的方法,该方法以交替的方式交错了商用ASIC和FPGA综合工具。在标准基准电路上对该技术进行实验后,逻辑减少了59.71%和73.40%。延迟减少分别高达36.64%和57.78%;与目前的商用最先进的ASIC和FPGA综合工具所产生的输出相比,功耗分别降低了54.12%和57.14%。重要的是,这种技术可以被设计公司采用而无需额外费用。本文以加法运算为例,还演示了如何使用所提出的方法自动设计满足不同面积和性能预算的算术电路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号