...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A Multigigabit Backplane Transceiver Core in 0.13-μm CMOS With a Power-Efficient Equalization Architecture
【24h】

A Multigigabit Backplane Transceiver Core in 0.13-μm CMOS With a Power-Efficient Equalization Architecture

机译:具有0.13μmCMOS的多千兆位背板收发器内核,具有节能均衡架构

获取原文
获取原文并翻译 | 示例
           

摘要

A binary backplane transceiver core in 0.13-μm dual-gate low-voltage (LV) CMOS, operating at 0.6-9.6 Gb/s with an area of 0.56 mm{sup}2, is presented. The core uses two taps of transmit preemphasis and an adaptive receive equalization strategy incorporating one tap of unrolled decision feedback equalization (DFE), a linear equalizer, and a bandwidth control mechanism integrated with the receiver calibration circuitry. The output driver uses a cas-code structure to achieve a 1.7-V peak-to-peak (p-p) differential output swing with low area and minimal overhead power. The core has extensive optional test features including a built-in bit error rate (BER) tester, voltage margining circuit, and an on-chip receiver sampling scope. The power varies from 152 to 275 mW as the speed varies from 6.25 to 9.6 Gb/s while maintaining a voltage margin of 30 mV at a BER of 10{sup}(-15).
机译:提出了一种在0.13μm双栅极低压(LV)CMOS中的二进制背板收发器内核,其工作面积为0.66 9.6 Gb / s,面积为0.56 mm {sup} 2。内核使用两个抽头来发送预加重信号,并采用自适应接收均衡策略,其中包括一个抽头的展开式决策反馈均衡(DFE),线性均衡器以及与接收机校准电路集成在一起的带宽控制机制。输出驱动器使用cas代码结构,以小面积和最小开销功率实现1.7V峰峰值(p-p)差分输出摆幅。该内核具有广泛的可选测试功能,包括内置的误码率(BER)测试仪,电压裕度电路和片上接收器采样示波器。功率从152到275 mW,速度从6.25到9.6 Gb / s改变,同时在BER为10 {sup}(-15)时保持30 mV的电压裕度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号