...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >Flexibility of interconnection structures for field-programmable gate arrays
【24h】

Flexibility of interconnection structures for field-programmable gate arrays

机译:现场可编程门阵列互连结构的灵活性

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

The relationship between the routability of a field-programmable gate array (FPGA) and the flexibility of its interconnection structures is examined. The flexibility of an FPGA is determined by the number and distribution of switches used in the interconnection. While good routability can be obtained with a high flexibility, a large number of switches will result in poor performance and logical density because each switch has significant delay and area. The minimum number of switches required to achieve good routability is determined by implementing several industrial circuits in a variety of interconnection architectures. These experiments indicate that high flexibility is essential for the connection block that joins the logic blocks to the routing channel, but a relative low flexibility is sufficient for switch blocks at the junction of horizontal and vertical channels. Furthermore, it is necessary to use only a few more routing tracks than the absolute minimum possible with structures of surprisingly low flexibility.
机译:检查了现场可编程门阵列(FPGA)的可布线性与其互连结构的灵活性之间的关系。 FPGA的灵活性取决于互连中使用的开关的数量和分布。尽管可以高灵活性获得良好的可路由性,但是大量的交换机会导致性能和逻辑密度变差,因为每个交换机的延迟和面积都很大。实现良好的可布线性所需的最少开关数是通过在各种互连体系结构中实施几个工业电路来确定的。这些实验表明,高灵活性对于将逻辑模块连接到路由通道的连接模块必不可少,但是相对较低的灵活性对于水平和垂直通道交界处的开关模块而言就足够了。此外,仅需使用比具有极低灵活性的结构所能达到的绝对最小值更多的布线路径。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号