...
首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >On-line detection of bridging and delay faults in functional blocks of CMOS self-checking circuits
【24h】

On-line detection of bridging and delay faults in functional blocks of CMOS self-checking circuits

机译:在线检测CMOS自检电路功能块中的桥接和延迟故障

获取原文
获取原文并翻译 | 示例
           

摘要

This paper investigates the detection of parametric bridging and delay faults affecting the functional block of CMOS self-checking circuits (SCCs). As far as these faults are concerned, classical definitions are shown to become ambiguous because they are entirely based on logic considerations. Thus, new definitions are proposed here to consider the analog and dynamic effects of such faults, and to ensure that they do not produce any problem at the system level. Moreover, electrical level design rules aimed at satisfying these conditions are proposed for self-checking circuits with combinational functional blocks. The problem of their practicability and effectiveness is analyzed in detail, and is shown by means of significant examples.
机译:本文研究了影响CMOS自检电路(SCC)功能块的参数桥接和延迟故障的检测。就这些故障而言,经典定义已变得模棱两可,因为它们完全基于逻辑考虑。因此,此处提出了新的定义,以考虑此类故障的模拟和动态影响,并确保它们在系统级别上不会产生任何问题。此外,针对具有组合功能块的自检电路,提出了旨在满足这些条件的电气水平设计规则。对其实用性和有效性问题进行了详细分析,并通过大量示例进行了说明。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号