...
【24h】

Routing for array-type FPGA's

机译:阵列型FPGA的布线

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

In this paper, the routing problem for two-dimensional (2-D) field programmable gate arrays of a Xilinx-like architecture is studied. We first propose an efficient one-step router that makes use of the main characteristics of the architecture. Then we propose an improved approach of coupling two greedy heuristics designed to avoid an undesired decaying effect, a dramatically degenerated router performance on the near completion stages. This phenomenon is commonly observed on results produced by the conventional deterministic routing strategies using a single optimization cost function. Consequently, our results are significantly improved on both the number of routing tracks and routing segments by just applying low-complexity algorithms. On the tested MCNC and industrial benchmarks, the total number of tracks used by the best known two-step global/detailed router is 28% more than that used by our proposed method.
机译:在本文中,研究了类似Xilinx架构的二维(2-D)现场可编程门阵列的布线问题。我们首先提出一种有效的单步路由器,该路由器利用了体系结构的主要特征。然后,我们提出了一种改进的方法,将两个贪婪启发式方法耦合在一起,这些方法旨在避免产生不希望的衰减效果,即在接近完成阶段急剧降低路由器性能。通常在使用单个优化成本函数的常规确定性路由策略产生的结果中观察到这种现象。因此,仅使用低复杂度算法,我们的结果在路由路径和路由段的数量上都得到了显着改善。在经过测试的MCNC和工业基准测试中,最著名的两步全局/详细路由器使用的轨道总数比我们提出的方法使用的轨道总数多28%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号