首页> 外文会议>Design, Automation & Test in Europe Conference & Exhibition;DATE 10 >Exploiting local logic structures to optimize multi-core SoC floorplanning
【24h】

Exploiting local logic structures to optimize multi-core SoC floorplanning

机译:利用本地逻辑结构优化多核SoC布局

获取原文

摘要

We present a throughput-driven partitioning algorithm and a throughput-preserving merging algorithm for the high-level physical synthesis of latency-insensitive (LI) systems. These two algorithms are integrated along with a published floorplanner [5] in a new iterative physical synthesis flow to optimize system throughput and reduce area occupation. The partitioning algorithm performs bottom-up clustering of the internal logic of a given IP core to divide it into smaller ones, each of which has no combinational path from input to output and thus is legal for LI-interface encapsulation. Applying this algorithm to cores on critical feedback loops optimizes their length and in turn enables throughput optimization via the subsequent floorplanning. The merging algorithm reduces the number of cores on non-critical loops, lowering the overall area taken by LI interfaces without hurting the system throughput. Experimental results on a large system-on-chip design show a 16.7% speedup in system throughput and a 2.1% reduction in area occupation.
机译:对于延迟不敏感(LI)系统的高级物理综合,我们提出了吞吐量驱动的分区算法和吞吐量保留合并算法。这两种算法与已发布的布局规划器[5]集成在新的迭代物理综合流程中,以优化系统吞吐量并减少面积占用。分区算法对给定IP内核的内部逻辑进行自底向上的聚类,以将其划分为较小的逻辑,每个逻辑无从输入到输出的组合路径,因此对于LI接口封装是合法的。将这种算法应用于关键反馈回路上的核可优化其长度,进而通过后续的布局规划实现吞吐量优化。合并算法减少了非关键环路上的核心数量,从而减少了LI接口占用的总面积,而不会损害系统吞吐量。大型片上系统设计的实验结果表明,系统吞吐量提高了16.7%,面积占用减少了2.1%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号