...
首页> 外文期刊>Nanotechnology >A hybrid approach to nanoelectronics
【24h】

A hybrid approach to nanoelectronics

机译:纳米电子学的混合方法

获取原文
获取原文并翻译 | 示例
           

摘要

The definition of features on the nanometre length scale (NLS) is impossible via conventional lithography, but can be done using extreme ultraviolet, synchrotron-radiation, or electron beam lithography. However, since these techniques are very expensive and still in their infancy, their exploitation in integrated circuit (IC) processing is still highly putative. Geometries on the NLS can however be produced with relative ease using the spacer patterning technique, i.e. transforming vertical features (like film thickness) in the vicinity of a step of a sacrificial layer into horizontal features. The ultimate length that can be produced in this way is controlled by the steepness of the step defining the sacrificial layer, the uniformity of the deposited or grown films, and the anisotropy of its etching. While useful for the preparation of a few devices with special needs, the above trick does not allow by itself the development of a nanotechnology where each layer useful for defining the circuit should be on the NLS and aligned on the underlying geometries with tolerances on the NLS. Setting up such a nanotechnology is a major problem which will involve the IC industry in the post-Roadmap era. Irrespective of the detailed structure of the basic constituents (molecules, supramolecular structures, clusters, etc), ICs with nanoscopic active elements can hardly be prepared without the ability to produce arrays of conductive strips with pitch on the NLS. This work is devoted to describing a scheme (essentially based on the existing microelectronic technology) for their production without the use of advanced lithography and how it can be arranged to host molecular devices.
机译:通过传统的光刻技术不可能在纳米级尺度上定义特征,但是可以使用极紫外,同步辐射或电子束光刻技术完成。然而,由于这些技术非常昂贵并且仍处于起步阶段,因此在集成电路(IC)处理中的开发仍然是高度推定的。然而,可以使用间隔物图案化技术相对容易地产生NLS上的几何形状,即,将牺牲层的台阶附近的垂直特征(例如膜厚度)转换为水平特征。可以以这种方式产生的最终长度由限定牺牲层的台阶的陡度,沉积或生长的膜的均匀性及其蚀刻的各向异性来控制。尽管上述技巧对准备一些有特殊需求的设备很有用,但上述技巧本身并不允许纳米技术的发展,在纳米技术中,用于定义电路的每一层都应位于NLS上,并与基本几何形状对齐并具有NLS公差。建立这样的纳米技术是一个重大问题,它将在后路线图时代涉及集成电路产业。不管基本成分的详细结构(分子,超分子结构,簇等)如何,如果不具备在NLS上产生具有间距的导电条阵列的能力,就很难制备出具有纳米级活性元素的IC。这项工作致力于描述一种方案(基本上基于现有的微电子技术),而不使用先进的光刻技术进行生产,以及如何将其布置为容纳分子器件。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号