...
首页> 外文期刊>International journal of nanoscience >Multi-Threshold Voltage CMOS Design for Low-Power Half Adder Circuit
【24h】

Multi-Threshold Voltage CMOS Design for Low-Power Half Adder Circuit

机译:低功耗半加法器电路的多阈值电压CMOS设计

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

The new era of portable electronic devices demands lesser power dissipation for longer battery life and design compactability. Leakage current and leakage power are dominating factors which greatly affect the power consumption in low voltage and low power applications. For many numerical representations of binary numbers, combinational circuits like adder, encoder, multiplexer, etc. are useful circuits for arithmetic operation. A novel high speed and low power half adder cell is introduced here which consists of AND gate and OR gate. This cell shows high speed, lower power consumption than conventional half adder. In CMOS technology, transistors used have small area and low power consumption. It is used in various applications like adder, subtract or, multiplexer, ALU and microprocessors digital VLSI systems. As the scaling technology reduces, the leakage power increases. In this paper, multi threshold complementary metal oxide semiconductor (MTCMOS) technique is proposed to reduce the leakage current and leakage power. MTCMOS is an effective circuit level technique that increases the performance of a cell by using both low- and high-threshold voltage transistors. Leakage current is reduced by 85.37% and leakage power is reduced by 87.45% using MTCMOS technique as compared to standard CMOS technique. The half adder design simulation work was performed by cadence simulation tool at 45-nm technology.
机译:便携式电子设备的新时代要求更少的功耗,更长的电池寿命和设计紧凑性。漏电流和泄漏功率是主要因素,它们在低压和低功率应用中会极大地影响功耗。对于二进制数的许多数字表示,诸如加法器,编码器,多路复用器等组合电路是用于算术运算的有用电路。本文介绍了一种新颖的高速低功耗半加法器单元,该单元由与门和或门组成。与传统的半加法器相比,该单元具有较高的速度和更低的功耗。在CMOS技术中,所使用的晶体管面积小且功耗低。它用于加法器,减法器或多路复用器,ALU和微处理器数字VLSI系统等各种应用。随着缩放技术的减少,泄漏功率会增加。本文提出了一种多阈值互补金属氧化物半导体(MTCMOS)技术来降低漏电流和漏功率。 MTCMOS是一种有效的电路级技术,可通过同时使用低阈值电压晶体管和高阈值电压晶体管来提高电池性能。与标准CMOS技术相比,使用MTCMOS技术可将漏电流降低85.37%,并将泄漏功率降低87.45%。半加法器设计仿真工作是由45纳米技术的脚踏圈速仿真工具完成的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号