...
首页> 外文期刊>Journal of Low Power Electronics >A Low-Power Clock-Less Pulse Width Modulator Architecture for Smart Imaging
【24h】

A Low-Power Clock-Less Pulse Width Modulator Architecture for Smart Imaging

机译:用于智能成像的低功耗时钟脉冲宽度调制器架构

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, we present a novel low-power image sensor architecture based on a clock-less serial read-out scheme. We show the operating principles of the architecture, and discuss the details of the implementation of the pixel, which is able to perform the conversion from the analogto the time domain of the light value individually. The implemented proof-of-concept device consists of 6 × 12 pixels and is intended to validate and characterize the new read-out scheme designed for low power applications. The pixel and the read-out scheme are particularly suitablefor embedding energy harvesting circuits, even though this part is not included into the design. Thanks to the clock-less serial read-out with embedded PWM interface, the sensor delivers still images at a variable frame rate, up to a maximum of more than 60 Kfps at the highest illumination,showing a dynamic range of at least 72 dB. A typical value of power consumption of the entire array is estimated about 35 nW at 1.6 V of power supply, with a figure of merit of 0.32 pW/(pixel · frame).
机译:在本文中,我们基于时钟串行读出方案介绍了一种新的低功率图像传感器架构。我们示出了架构的操作原理,并讨论了像素的实现的细节,该细节能够单独地从模拟到光值的时域执行转换。实现的概念证明装置由6×12像素组成,旨在验证和表征专为低功耗应用而设计的新读出方案。像素和读出方案特别适用于嵌入能量收集电路,即使该部分不包括在设计中。由于使用嵌入式PWM接口的时钟串行读出,传感器以可变帧速率提供静止图像,最高可变帧速率最高,最高照明,最大值为60 kFP,显示为至少72 dB的动态范围。典型的整个阵列的功耗值估计在1.6V的电源下约为35 nW,具有0.32 pW /(像素·框架)的优点。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号