...
首页> 外文期刊>Analog Integrated Circuits and Signal Processing >Experimental implementation of a 14 bit 80?kSPS non-binary cyclic ADC
【24h】

Experimental implementation of a 14 bit 80?kSPS non-binary cyclic ADC

机译:一个14位80?KSPS非二进制循环ADC的实验实现

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper presents a prototype of 14?bit 80?kSPS non-binary cyclic ADC without high accuracy analog components and complicated digital calibration. Since the redundancy of non-binary ADC tolerates the non-idealities of analog components such as capacitor mismatch and finite amplifier DC gain, the design consideration of this high accuracy ADC can be only focused on the capacitance of sampling capacitor to satisfy the overall kT / C noise target, the drivability and linearity of amplifier without any high accuracy analog components. The proposed proof-of-concept cyclic ADC has been designed and fabricated in TSMC 90?nm CMOS technology. Measured SNDR?=?81.9?dB is achieved at Fs?=?80?kSPS with a simple radix-value estimation technique. No other complicated digital calibration is used to compensate the non-linearity of ADC caused by MOM capacitors and a poor gain of the amplifier as low as 66?dB. Measured DNL is ??0.6/+?0.67 LSB and INL is ??1.2/+?1.6 LSB. Prototype ADC dissipates 8mW at supply voltage is 3.3?V in analog circuits.
机译:本文呈现了14位80的原型为80?KSPS非二进制循环ADC,无需高精度模拟组件和复杂的数字校准。由于非二进制ADC的冗余容忍了模拟组件的非理想,例如电容器失配和有限放大器DC增益,因此该高精度ADC的设计考虑可以专注于采样电容器的电容,以满足整体KT / C噪声目标,放大器的驱动性和线性,没有任何高精度模拟组件。拟议的概念证明循环ADC已经在TSMC 90?NM CMOS技术中设计和制造。测量的SnDR?=?81.9?DB在FS?=?80?80?KSP,具有简单的基数值估计技术。没有其他复杂的数字校准用于补偿由MOM电容引起的ADC的非线性,并且放大器的差的增益低至66ΩdB。测量的DNL是?? 0.6 / +?0.67 LSB和INL是1.2 / +?1.6 LSB。原型ADC在电源电压下8MW消散在模拟电路中为3.3?V.

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号