首页> 外文期刊>電子情報通信学会技術研究報告. 電子部品·材料. Component Parts and Materials >A method for estimating and enhancing test quality using layout information - a basic method and a few examples (bridge fault Iddq test, weighted stuck-at fault coverage)
【24h】

A method for estimating and enhancing test quality using layout information - a basic method and a few examples (bridge fault Iddq test, weighted stuck-at fault coverage)

机译:一种使用布局信息评估和提高测试质量的方法-一种基本方法和一些示例(桥梁故障Iddq测试,加权卡住的故障覆盖率)

获取原文
获取原文并翻译 | 示例
           

摘要

Extremely high gate count of an LSI, manufactured with a deep submicron process, has made conventional stuck-at fault model less effective. Utilization of layout information is regarded as one of essential solutions. An Iddq test for bridging faults and a weighted pin stuck-at fault model have been introduced and evaluated by using data of real products. It has been found that weighting faults by layout elements is useful for enhancing quality of test efficiently.
机译:采用深亚微米工艺制造的LSI的极高的门数使得传统的卡死故障模型的有效性降低。利用布局信息被认为是必不可少的解决方案之一。引入了桥接故障的Iddq测试和加权引脚卡住的故障模型,并使用实际产品的数据进行了评估。已经发现,通过布局元素加权故障对于有效地提高测试质量是有用的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号