...
首页> 外文期刊>Journal of Low Power Electronics >A Four-Transistor Level Converter for Dual-Voltage Low-Power Design
【24h】

A Four-Transistor Level Converter for Dual-Voltage Low-Power Design

机译:用于双电压低功耗设计的四晶体管电平转换器

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Power dissipation in digital circuits has become a primary concern in electronic design. With increasing usage of portable devices, there are severe restrictions being placed on the size, weight and power of batteries. In this work, we propose a design of a dual V_(th) feedback type four-transistor level converter (DVF4) with reduced delay and power overheads. The use of DVF4 enhances the effectiveness of a dual-voltage low-power design. The level converter can be used in a circuit with multi supply voltage system where low supply gates may feed into high supply gates resulting in lower power and higher speed than with previously published level converters. The proposed level converter is based on a feedback circuit and employs multi-V_(th) technique. To portray the advantages, we compare the proposed level converter with a previously published level converter for various supply voltages and observe 17.44% to 53% power savings and around 50% delay reduction over the best 32 nm CMOS design available in the literature. The impact of process variations is also examined. When used with dual VDD designs, the new level converter renders up to 61% more energy savings for benchmark circuits in comparison when level converters are not allowed. Furthermore, a level converter flip-flop combination performs better than an existing level converting flip-flop. A single-threshold alternative of the new level converter still remains effective, though over a reduced voltage range.
机译:数字电路中的功耗已成为电子设计中的主要问题。随着便携式设备使用的增加,对电池的尺寸,重量和功率有严格的限制。在这项工作中,我们提出了一个双V_(th)反馈型四晶体管电平转换器(DVF4)的设计,该设计具有降低的延迟和功耗。 DVF4的使用增强了双电压低功耗设计的有效性。电平转换器可以用在具有多电源电压系统的电路中,在该电路中,低电源门可能会馈入高电源门,从而导致功率和速度都比以前发布的电平转换器低。所提出的电平转换器基于反馈电路并且采用了多重V_(th)技术。为了体现这些优势,我们将建议的电平转换器与先前发布的电平转换器在各种电源电压下进行了比较,与文献中提供的最佳32 nm CMOS设计相比,可节省17.44%至53%的功率,并减少约50%的延迟。还检查了过程变化的影响。当与双VDD设计一起使用时,与不允许使用电平转换器的情况相比,新的电平转换器可为基准电路节省多达61%的能源。此外,电平转换器触发器组合的性能优于现有的电平转换触发器。尽管在减小的电压范围内,新电平转换器的单阈值替代仍然保持有效。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号