...
首页> 外文期刊>Journal of Low Power Electronics >A Simple Circuit Approach to Improve Speed and Power Consumption in Pulse-Triggered Flip-Flops
【24h】

A Simple Circuit Approach to Improve Speed and Power Consumption in Pulse-Triggered Flip-Flops

机译:一种简单的电路方法,可提高脉冲触发触发器的速度和功耗

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, simple circuital techniques to design efficient pulse triggered flip-flops are presented. The proposed approach aims at considerably alleviating the detrimental effects of current contention mechanisms, occurring at critical switching nodes of the circuits. In this way, both latency and power consumption of pulse triggered flip-flops are reduced. The proposed approach is assessed by means of simulations in 90-nm ST commercial CMOS technology. When applied to some recently proposed implicit pulse triggered flip-flop architectures, the suggested design strategy, allows speed to be improved up to 13% and power-delay-product to be lowered down to 14%. Moreover, also the process variation tolerance is considerably improved.
机译:在本文中,介绍了设计高效脉冲触发触发器的简单电路技术。所提出的方法旨在极大地减轻在电路的关键开关节点处发生的当前竞争机制的有害影响。以这种方式,减少了脉冲触发的触发器的等待时间和功耗。通过在90纳米ST商业CMOS技术中进行仿真,评估了所提出的方法。当应用于最近提出的一些隐式脉冲触发的触发器架构时,建议的设计策略可以将速度提高到13%,将功率延迟乘积降低到14%。此外,过程变化的容忍度也大大提高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号