...
首页> 外文期刊>Journal of Low Power Electronics >A Low Power Differential Cascode Voltage Switch with Pass Gate Pulsed Latch for Viterbi Decoder
【24h】

A Low Power Differential Cascode Voltage Switch with Pass Gate Pulsed Latch for Viterbi Decoder

机译:具有用于维特比解码器的通过门脉冲锁存器的低功耗差分共源共栅电压开关

获取原文
获取原文并翻译 | 示例
           

摘要

This work presents a low-power differential cascode voltage switch with pass gate (DCVSPG) pulsed latch as an edge-triggered flip-flop and, also, implements it in a Viterbi decoder. The proposed DCVSPG pulsed latch is composed of a low-swing pulse generator and a DCVSPG latch. The low-swing pulse generator reduces not only the switching power but the leakage power by stacking gated transistors. The DCVSPG latch captures the input datum in an implicit transparent window that is produced by the low-swing pulse generator. Consistent with the low power consumption and high performance of the DCVSPG circuit technique, the DCVSPG latch can provide an energy-efficient latch. Based on UMC 90 nm CMOS technology, the simulation results reveal that the proposed approach achieves a higher energy efficiency compared to other flip-flops. For the Viterbi decoder, the proposed DCVSPG pulsed latch can reduce power consumption by 22.2% from that of the C~2 MOS flip-flop obtained from the UMC 90 nm low-power cell library.
机译:这项工作提出了一种具有通过门(DCVSPG)脉冲锁存器的低功率差分共源共栅电压开关,作为边沿触发触发器,并且还将其实现在Viterbi解码器中。提出的DCVSPG脉冲锁存器由低摆幅脉冲发生器和DCVSPG锁存器组成。低摆幅脉冲发生器通过堆叠栅控晶体管,不仅降低了开关功率,而且降低了泄漏功率。 DCVSPG锁存器在由低摆幅脉冲发生器产生的隐式透明窗口中捕获输入数据。与DCVSPG电路技术的低功耗和高性能相一致,DCVSPG锁存器可以提供节能的锁存器。仿真结果基于UMC 90 nm CMOS技术,与其他触发器相比,该方法可实现更高的能效。对于维特比解码器,所提出的DCVSPG脉冲锁存器可以比从UMC 90 nm低功耗单元库获得的C〜2 MOS触发器的功耗降低22.2%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号