...
首页> 外文期刊>Journal of Low Power Electronics >Design Space Exploration of Split-Path Data Driven Dynamic Full Adder
【24h】

Design Space Exploration of Split-Path Data Driven Dynamic Full Adder

机译:分割路径数据驱动的动态全加器的设计空间探索

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents the design, the analysis and the complete characterization of a novel split-path Data Driven Dynamic (sp-D3L) full adder cell in IBM's 65 nm CMOS process. The split path D3L design style derived from standard D3L allows the design of high speed dynamic circuits without the power overhead of the clock tree while providing significantly higher performance than the D3L due to reduced capacitance at the pre-charge node. To demonstrate the performance benefits of the new split-path dynamic approach, we present comparison of the proposed adder with conventional static and dynamic adder cells. All the adder circuits were characterized for speed, power, area, noise margins, supply voltage scaling as well as fan-out capabilities. To evaluate the combined impact of load driven by the adder and load presented by the adder to the driving circuit, a combined fan-in-fan-out analysis with varying loads was also performed. Monte Carlo simulations were performed to evaluate the reliability of the adder design against random process, voltage and temperature variations. To compare with state of the art, we also performed a comparison of our proposed adder with several low power as well as high performance adders proposed recently in literature. Furthermore, to simulate the behavior of the adder in data path elements, we built ripple carry adders of varying lengths using the proposed adder. The new design was found to achieve from 16% to 27% performance advantages over its static and dynamic counterparts at nominal supply voltage. With supply voltage scaled from 1 V to 0.8 V, the adder shows 12%, 34% and 39% PDP advantage over domino, static and conventional D3L designs respectively. Fan-out analysis showed the adder to perform with 11% to 41% better PDP than the others at worst case F032 loading.
机译:本文介绍了采用IBM 65 nm CMOS工艺的新型分路数据驱动动态(sp-D3L)全加法器单元的设计,分析和完整特性。从标准D3L派生的分离路径D3L设计风格允许设计高速动态电路而没有时钟树的功率开销,同时由于预充电节点处的电容减小而提供比D3L高得多的性能。为了证明新的分离路径动态方法的性能优势,我们比较了建议的加法器与传统的静态和动态加法器单元。所有加法器电路均具有速度,功率,面积,噪声容限,电源电压缩放以及扇出功能的特性。为了评估由加法器驱动的负载和由加法器提供给驱动电路的负载的组合影响,还进行了具有变化负载的扇入扇出组合分析。进行了蒙特卡洛仿真,以评估加法器设计针对随机过程,电压和温度变化的可靠性。为了与现有技术进行比较,我们还对文献中提出的具有几种低功耗和高性能的加法器进行了比较。此外,为了模拟加法器在数据路径元素中的行为,我们使用提出的加法器构建了各种长度的纹波进位加法器。发现该新设计在额定电源电压下比其静态和动态同类产品具有16%至27%的性能优势。在电源电压从1 V到0.8 V的范围内,加法器分别显示出比多米诺骨牌,静态和传统D3L设计高12%,34%和39%的PDP优势。扇出分析表明,在最坏情况下F032加载时,加法器的PDP性能要比其他加法器好11%至41%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号