...
首页> 外文期刊>Journal of Low Power Electronics >Ultra Low Power Asynchronous Charge Sharing Logic
【24h】

Ultra Low Power Asynchronous Charge Sharing Logic

机译:超低功耗异步电荷共享逻辑

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Asynchronous logic enables significant power reduction and high robustness in digital design. In this paper, a novel Asynchronous Charge Sharing Logic (ACSL) is proposed to achieve ultra-low dynamic and static power with little trade-off in performance. ACSL combines adiabatic logic with charge sharing technology so that the penalty of power clock generator in adiabatic circuit is eliminated while nearly 50% energy transferring efficiency is obtained. Also, by discharging all internal nodes to ground in idle mode, a saving of 75% of static power of a one-bit full adder is achieved while compared to the popular Domino Differential Cascode Voltage Switch Logic (DDCVSL) adder. Some 8-bit multipliers are built based on ACSL, PFAL (Positive Feedback Adiabatic Logic), DDCVSL and dual-rail Domino logic. All our implementations results are reported for the 45 nm CMOS process. At least 30% dynamic power reduction and more than 24% improvement of the Power-Delay Product are achieved compared to other three types of logic. Significant leakage power reductions of more than 30% can be also achieved.
机译:异步逻辑可在数字设计中显着降低功耗并提高鲁棒性。本文提出了一种新颖的异步电荷共享逻辑(ACSL),以实现极低的动态和静态功耗,而在性能上却很少取舍。 ACSL将绝热逻辑与电荷共享技术相结合,从而消除了绝热电路中电源时钟发生器的损失,同时获得了近50%的能量传输效率。而且,与流行的Domino差分级联共栅电压开关逻辑(DDCVSL)加法器相比,通过以空闲模式将所有内部节点放电至地面,可节省一位全加法器静态功耗的75%。基于ACSL,PFAL(正反馈绝热逻辑),DDCVSL和双轨Domino逻辑构建了一些8位乘法器。报告了我们所有的实现结果,均为45 nm CMOS工艺的结果。与其他三种类型的逻辑相比,可实现至少30%的动态功耗降低和24%以上的Power-Delay产品改进。还可以实现超过30%的显着泄漏功率降低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号