...
首页> 外文期刊>Journal of Low Power Electronics >Design of an Ultra-Low-Power Multi-Stage AC/DC Voltage Rectifier and Multiplier Using a Fully-Automated and Portable Design Methodology
【24h】

Design of an Ultra-Low-Power Multi-Stage AC/DC Voltage Rectifier and Multiplier Using a Fully-Automated and Portable Design Methodology

机译:采用全自动便携式设计方法设计超低功耗多级AC / DC电压整流器和乘法器

获取原文
获取原文并翻译 | 示例
           

摘要

A fully-automated and portable design methodology has been developed based on an efficient model and a gradient's method to optimize an ULP (Ultra Low Power) AC-DC multi-stage rectifier through the overall design window in a practical design time. Innovative ULP diodes featuring two CMOS transistors are modeled and used to reduce leakage. The diode model includes parasitic capacitances, thus taking into account DC and AC behavior for various frequencies and voltage amplitudes. A 3-stage rectifier taking a 1 Vpp input sinusoidal signal at 13.56 MHz and providing a 10 μA load current has been designed in 250 nm bulk CMOS technology with 72% power conversion efficiency and 1.99 V output voltage. Robust design decisions with respect to process corner variations have been reached with this methodology and are also presented.
机译:基于高效模型和梯度方法,开发了一种全自动的便携式设计方法,以在实际设计时间内通过整个设计窗口优化ULP(超低功耗)AC-DC多级整流器。具有两个CMOS晶体管的创新型ULP二极管经过建模,可用于减少泄漏。二极管模型包括寄生电容,因此考虑了各种频率和电压幅度下的直流和交流行为。采用250 nm批量CMOS技术设计的三级整流器采用13.56 MHz的1 Vpp输入正弦信号并提供10μA的负载电流,具有72%的功率转换效率和1.99 V的输出电压。通过这种方法已经达到了有关工艺角变化的鲁棒性设计决策,并进行了介绍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号