...
首页> 外文期刊>Journal of Low Power Electronics >A 52.6 mW 10-bit, 100 MS/s Pipelined CMOS Analog-To-Digital Converter
【24h】

A 52.6 mW 10-bit, 100 MS/s Pipelined CMOS Analog-To-Digital Converter

机译:一个52.6 mW的10位,100 MS / s流水线CMOS模数转换器

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

The design of 10-bit, 100 MS/s, pipelined analog-to-digital converter (ADC) is presented. A wide-bandwidth and high gain two-stage operational trans-conductance amplifier (OTA) is used in Track-and-Hold Amplifier (THA) and Multiplying Digital-to-Analog Converter (MDAC) sections, to reduce power consumption and thermal noise contribution by the ADC. The signal swing of the analog functional blocks (THA and MDAC sections) is allowed to exceed the supply voltage (1.8 V), which further reduces the thermal noise contributed by the circuit and increases the dynamic range of the circuit. Charge sharing comparator is proposed in this work, which reduces the dynamic power dissipation and kick-back noise of the comparator circuit. The bootstrap technique and bottom plate sampling technique is employed in THA and MDAC sections to reduce the non-linearity error associated with the input signal resulting in a signal to noise distortion ratio of 58.72 dB/57.57 dB @ 2 MHz/ Nyquist frequency respectively. The maximum differential non-linearity (DNL) is +0.6167/ -0.3151 LSB and the maximum integral nonlinearity (INL) is +0.4271/-0.4712 LSB. The dynamic range of the ADC is 58.72 dB for full scale input signal @ 2 MHz input frequency. The ADC consumes 52.6 mW at 100 MS/s sampling rate. The circuit is implemented using UMC-180 nm digital CMOS technology.
机译:提出了一种10位,100 MS / s的流水线模数转换器(ADC)的设计。跟踪和保持放大器(THA)和乘法数模转换器(MDAC)部分中使用了宽带高增益两级运算跨导放大器(OTA),以降低功耗和热噪声ADC的贡献。模拟功能块(THA和MDAC部分)的信号摆幅允许超过电源电压(1.8 V),这进一步降低了电路产生的热噪声并增加了电路的动态范围。在这项工作中提出了电荷共享比较器,它减少了比较器电路的动态功耗和反冲噪声。 THA和MDAC部分采用自举技术和底板采样技术,以减少与输入信号相关的非线性误差,从而在2 MHz /奈奎斯特频率下分别产生58.72 dB / 57.57 dB的信噪失真比。最大微分非线性(DNL)为+ 0.6167 / -0.3151 LSB,最大积分非线性(INL)为+ 0.4271 / -0.4712 LSB。对于2 MHz输入频率下的满量程输入信号,ADC的动态范围为58.72 dB。 ADC在100 MS / s的采样率下消耗52.6 mW。该电路使用UMC-180 nm数字CMOS技术实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号