...
首页> 外文期刊>Journal of Low Power Electronics >Low-Power CMOS Ramp Generator Circuit for DC-DC Converters
【24h】

Low-Power CMOS Ramp Generator Circuit for DC-DC Converters

机译:用于DC-DC转换器的低功耗CMOS斜坡发生器电路

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Ramp-signal generators are particularly critical in controlling the frequency and duty-cycle of pulse-width modulated (PWM) switching supplies. They are normally implemented with a timed charging current source into a capacitor and a reset switch controlled by two comparators whose reference signals set the lower and upper limits of the ramp. A fast comparator is required to ensure the reset operation is short and therefore mitigate its adverse effects on switching supply frequency. Unfortunately, the resulting delay requirements of the comparator are often stringent and difficult to meet under low power conditions. To alleviate the comparator's bandwidth requirement, a scheme is proposed by which the circuit generates a non-ideal ramp with its reset time to be 10% of period utilizing the fact that the ramp signal is needed in DC-DC converter's controller feedback loop only until the duty-cycle is set. Therefore, the condition on comparator delay and its respective power is relaxed. The proposed scheme was experimentally verified with a 770 kHz ramp generator prototype embedded in a current-mode controller buck DC-DC converter built in a 0.5-μm CMOS process, which achieved 28 mV amplitude accuracy with current consumption of 256 μK.
机译:斜坡信号发生器对于控制脉宽调制(PWM)开关电源的频率和占空比特别重要。它们通常通过一个定时充电电流源进入一个电容器和一个由两个比较器控制的复位开关来实现,这两个比较器的参考信号设定了斜坡的上下限。需要一个快速比较器来确保复位操作很短,从而减轻其对开关电源频率的不利影响。不幸的是,由此产生的比较器延迟要求通常很严格,并且在低功率条件下很难满足。为了减轻比较器的带宽要求,提出了一种方案,利用该方案,DC-DC转换器的控制器反馈环路中仅需要斜坡信号,直到复位时间为周期的10%时,电路才会生成非理想斜坡设置占空比。因此,放宽了比较器延迟的条件及其相应的功率。拟议的方案通过嵌入在以0.5μmCMOS工艺构建的电流模式控制器降压DC-DC转换器中的770 kHz斜坡发生器原型进行了实验验证,该方案以256μK的功耗实现了28 mV的幅度精度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号