...
首页> 外文期刊>Journal of Low Power Electronics >Minimum Operating Voltage Due to Intrinsic Noise in Subthreshold Digital Logic in Nanoscale CMOS
【24h】

Minimum Operating Voltage Due to Intrinsic Noise in Subthreshold Digital Logic in Nanoscale CMOS

机译:纳米级CMOS中亚阈值数字逻辑中固有噪声引起的最低工作电压

获取原文
获取原文并翻译 | 示例
           

摘要

Intrinsic noise has been predicted as a limit to CMOS scaling. If this is the case, the effect would be more severe at low supply voltages, such as the ones applied in subthreshold digital circuits. In this work we analysed the effect of intrinsic noise in subthreshold digital nanoscale CMOS for the first time. We took into consideration key issues such as variability and the actual bandwidth of the studied circuits. Most of previous works overestimate the impact of intrinsic noise due to the use of simplified models of the MOS transistor. We used BSIM4 transistor model and PTM model files in order to correctly calculate noise RMS voltage at the output node of an inverter, which has not been done before in the subthreshold region. Using this analysis we search for the minimum operating voltage due to intrinsic noise. We also explored how technology scaling impacts this minimum operating voltage by simulating technology nodes from 130 nm down to 16 nm and considering variability down to 28 nm. Simulation results show that minimum operating voltage of subthreshold CMOS digital circuits strongly increases due to variability effects and due to the increased intrinsic noise in gates implemented with smaller transistors in advanced technologies. This makes that minimum energy operation might not be achieved in advanced technologies due to intrinsic noise.
机译:固有噪声已被预测为CMOS缩放的限制。如果是这种情况,那么在低电源电压(例如亚阈值数字电路中应用的电源电压)下,效果会更严重。在这项工作中,我们首次分析了亚阈值数字纳米级CMOS中固有噪声的影响。我们考虑了关键问题,例如可变性和所研究电路的实际带宽。先前的大多数工作都高估了由于使用MOS晶体管简化模型而导致的固有噪声的影响。我们使用BSIM4晶体管模型和PTM模型文件来正确计算逆变器输出节点处的噪声RMS电压,这在亚阈值范围内以前从未做过。使用此分析,我们将搜索由于固有噪声引起的最小工作电压。我们还通过模拟从130 nm到16 nm的技术节点并考虑了28 nm的可变性,探索了技术缩放对最小工作电压的影响。仿真结果表明,由于可变性效应以及先进技术中使用较小的晶体管实现的栅极中固有噪声的增加,亚阈值CMOS数字电路的最小工作电压会大大提高。这使得由于固有噪声,在先进技术中可能无法实现最低能耗。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号