...
首页> 外文期刊>Tsinghua Science and Technology >Efficient scheduling mapping algorithm for row parallel coarse-grained reconfigurable architecture
【24h】

Efficient scheduling mapping algorithm for row parallel coarse-grained reconfigurable architecture

机译:用于行并行粗粒可重构架构的高效调度映射算法

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Row Parallel Coarse-Grained Reconfigurable Architecture (RPCGRA) has the advantages of maximum parallelism and programmable flexibility. Designing an efficient algorithm to map the diverse applications onto RPCGRA is difficult due to a number of RPCGRA hardware constraints. To solve this problem, the nodes of the data flow graph must be partitioned and scheduled onto the RPCGRA. In this paper, we present a Depth-First Greedy Mapping (DFGM) algorithm that simultaneously considers the communication costs and the use times of the Reconfigurable Cell Array (RCA). Compared with level breadth mapping, the performance of DFGM is better. The percentage of maximum improvement in the use times of RCA is 33% and the percentage of maximum improvement in non-original input and output times is 64.4% (Given Discrete Cosine Transfor 8 (DCT8), and the area of reconfigurable processing unit is 56). Compared with level-based depth mapping, DFGM also obtains the lowest averages of use times of RCA, non-original input and output times, and the reconfigurable time.
机译:行并行粗粒可重新配置架构(RPCGRA)具有最大的并行性和可编程灵活性的优点。由于许多RPCGRA硬件约束,设计了一个高效的算法将各种应用映射到RPCGRA上很难。为了解决这个问题,数据流图的节点必须被划分并计划到RPCGRA上。在本文中,我们介绍了一种深度 - 第一贪婪映射(DFGM)算法,其同时考虑可重新配置单元阵列(RCA)的通信成本和使用时间。与水平宽度映射相比,DFGM的性能更好。 RCA使用时间的最大改善的百分比为33%,非原始输入和输出时间的最大改善百分比为64.4%(给定离散余弦转换器8(DCT8),可重新配置的处理单元的区域为56 )。与基于水平的深度映射相比,DFGM还获得RCA,非原始输入和输出时间的使用时间的最低平均值,以及可重新配置的时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号