...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >PCFL3: a low-power, high-speed, single-ended logic family
【24h】

PCFL3: a low-power, high-speed, single-ended logic family

机译:PCFL3:低功耗,高速,单端逻辑系列

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a new low-power, high-speed, single-ended logic family called PCFL3. Its operation is based on a bootstrapping technique, used in NMOS. It is fully compatible with direct coupled field-effect transistor logic (DCFL) and two-phase dynamic FET logic (TDFL). PCFL3 is implemented with a standard enhancement/depletion-mode MESFET process and provides all the standard logic functions (NOT, NOR, NAND). Using enhancement-mode FETs only, PCFL3 benefits from good process variation immunity and good noise margins. Measurement results on a ring oscillator are reported. The current consumption of an inverter is reduced by about 53% compared to the DCFL, and the speed is increased by about 50%.
机译:本文提出了一种新的低功耗,高速,单端逻辑系列,称为PCFL3。它的操作基于NMOS中使用的自举技术。它与直接耦合的场效应晶体管逻辑(DCFL)和两相动态FET逻辑(TDFL)完全兼容。 PCFL3通过标准增强/耗尽模式MESFET工艺实现,并提供所有标准逻辑功能(NOT,NOR,NAND)。仅使用增强模式FET,PCFL3受益于良好的工艺变化抗扰性和良好的噪声容限。报告在环形振荡器上的测量结果。与DCFL相比,逆变器的电流消耗减少了约53%,速度提高了约50%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号