...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 50-MS/s (35 mW) to 1-kS/s (15 μW) Power Scaleable 10-bit Pipelined ADC Using Rapid Power-On Opamps and Minimal Bias Current Variation
【24h】

A 50-MS/s (35 mW) to 1-kS/s (15 μW) Power Scaleable 10-bit Pipelined ADC Using Rapid Power-On Opamps and Minimal Bias Current Variation

机译:采用快速上电运算放大器和最小偏置电流变化的50MS / s(35 mW)至1-kS / s(15μW)功率可扩展的10位流水线ADC

获取原文
获取原文并翻译 | 示例
           

摘要

A novel rapid power-on operational amplifier and a current modulation technique are used in a 10-bit 1.5-bit/stage pipelined ADC in 0.18μm CMOS to realize power scalability between 1 kS/s (15 μW) and 50 MS/s (35 mW), while maintaining an SNDR of 54-56 dB for all sampling rates. The current modulated power scaling (CMPS) technique is shown to enhance the power scaleable range of current scaling by 50 times, allowing ADC power to be varied by a factor of 2500 while only varying bias currents by a factor of 50. Furthermore, the nominal power is reduced by 20%-30% by completely powering off the rapid power-on opamps during the sampling phase in the pipeline's sample-and-holds.
机译:一种新颖的快速上电运算放大器和电流调制技术被用于0.18μmCMOS的10位1.5位/级流水线ADC中,以实现1 kS / s(15μW)至50 MS / s( 35 mW),同时所有采样率的SNDR保持在54-56 dB。电流调制功率定标(CMPS)技术显示可将电流定标的功率定标范围提高50倍,从而允许ADC功率变化2500倍,而偏置电流仅变化50倍。通过在管道的采样保持期间的采样阶段完全关闭快速上电的运算放大器,可以将电源降低20%-30%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号