...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >Optimization of phase-locked loop performance in data recovery systems
【24h】

Optimization of phase-locked loop performance in data recovery systems

机译:优化数据恢复系统中的锁相环性能

获取原文
获取原文并翻译 | 示例
           

摘要

Optimized design conditions are presented for a phase-locked loop (PLL) used as a functional block in data recovery systems with the primary function of timing recovery. A mathematical model is presented which takes into account the nonlinear and discrete-time nature of the PLL when used in data recovery applications. Performance attributes for these systems such as acquisition, tracking, and noise are considered. A systematic design procedure is presented which permits quantitative trade-offs among these performance attributes. The validation of the mathematical model and the systematic design procedure on a practical circuit implementation in CMOS technology is described.
机译:为锁相环(PLL)提供了优化的设计条件,该锁相环在数据恢复系统中用作功能块,其主要功能是定时恢复。提出了一个数学模型,该模型考虑了数据恢复应用中PLL的非线性和离散时间特性。考虑了这些系统的性能属性,例如采集,跟踪和噪声。提出了一种系统的设计程序,可以在这些性能属性之间进行定量权衡。描述了在CMOS技术中的实际电路实现中的数学模型和系统设计程序的验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号