...
首页> 外文期刊>Nuclear Instruments & Methods in Physics Research. Section A, Accelerators, Spectrometers, Detectors and Associated Equipment >JICG CMOS transistors for reduction of total ionizing dose and single event effects in a 130 nm bulk SiGe BiCMOS technology
【24h】

JICG CMOS transistors for reduction of total ionizing dose and single event effects in a 130 nm bulk SiGe BiCMOS technology

机译:JICG CMOS晶体管,用于在130nm散装SiGe Bicmos技术中减少总电离剂量和单一事件效果

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

We report on a novel radiation hardening by design (RHBD) approach for mitigation of total ionization dose (TID) induced drain leakage currents and single event transient (SET) in digital circuits fabricated in a 130 nm bulk SiGe BiCMOS technology. In order to avoid significant TID induced increase of drain leakage currents for NMOS transistors and channel pinch-off for PMOS transistors due to positive charges trapped at the lateral shallow trench insulator silicon interface we introduced junction isolation (JI) for the lateral MOS channel regions. The device construction measures applied also support to suppress the generation SETs. The tolerance of JI MOS transistors against TID induced drain leakage currents was verified up to a TID > 1.3 Mrad(Si). SET tests performed at four different inverter types varying in the arrangement the deep well in the layout. For CMOS inverters with isolated NMOS transistors a LET threshold > 130 MeV cm_2 mg~(-1) was obtained.
机译:我们报告了通过设计总电离剂量(TID)诱导的漏极泄漏电流和单个事件瞬态(设定)在130nm散装SiGe Bicmos技术中制造的数字电路中的设计(RHBD)方法进行了报告的辐射硬化。为了避免显着的TID诱导漏极漏电流的漏极泄漏电流的增加,并且由于在横向浅沟槽绝缘体硅接口处被捕获的正电荷而导致PMOS晶体管的通道夹出来,我们引入了横向MOS通道区域的结隔离(JI)。设备施工措施也适用于抑制生成集。验证了JI MOS晶体管对TID诱导的漏极泄漏电流的耐受验证到TID> 1.3Mrad(Si)。设置在布局中的深井中的四种不同的逆变器类型中执行的测试,在布局中深井。对于具有隔离的NMOS晶体管的CMOS逆变器,获得阈值> 130mEVCM_2mg〜(-1)。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号