...
首页> 外文期刊>IETE Technical Review >Analysis and Simulation of Non-Blocking Multiple Input ATM Switches based on Input Queuing
【24h】

Analysis and Simulation of Non-Blocking Multiple Input ATM Switches based on Input Queuing

机译:基于输入排队的无阻塞多输入ATM交换机的分析与仿真

获取原文
获取原文并翻译 | 示例
           

摘要

This paper studies the bursty traffic performance on non-blocking multiple input ATM switches. The interconnection network of the ATM switch is such that each input port maintains a separate queue of cells for each output port. A cell leaves its queue after receiving services of one time slot duration. When cells are served according to first-in-first-out (FIFO) strategy, then due to head-of-line (HOL) blocking the performance of the switch is degraded. In order to improve the performance of non-blocking ATM switches, we need to deal with the HOL blocking problem. It was shown by Karol et al through mathematical analysis and computer simulation that HOL blocking limits the throughput [5] of each input port to a maximum of 58.6% under uniform random traffic and much lower than that for bursty traffic. In this paper we have used the parallel iterative matching (PIM) technique to reduce the HOL blocking as described in [6]. In this work, link bandwidth is taken as 155.5 Mbps. So minimum delay suffered by a cell is 2.827 μs. Each input VBR source i, i=1,2.........N, is modelled by two state ON-OFF Interrupted Bernoulli Process (IBP). The switch throughput and mean cell delay are computed using simulation for different switch sizes. It has been observed by simulation that PIM technique increases throughput and reduces mean cell delay. These results are more suitable for providing better quality of service for real time bursty applications.
机译:本文研究了无阻塞多输入ATM交换机上的突发流量性能。 ATM交换机的互连网络使得每个输入端口为每个输出端口维护一个单独的信元队列。小区在收到一个时隙持续时间的服务后离开队列。当根据先进先出(FIFO)策略为信元提供服务时,由于行头(HOL)阻塞,交换机的性能将下降。为了提高无阻塞ATM交换机的性能,我们需要处理HOL阻塞问题。 Karol等人通过数学分析和计算机仿真表明,在统一的随机流量下,HOL阻塞将每个输入端口的吞吐量[5]限制为最大58.6%,远低于突发流量。在本文中,我们使用并行迭代匹配(PIM)技术来减少HOL阻塞,如[6]中所述。在这项工作中,链路带宽被视为155.5 Mbps。因此,单元遭受的最小延迟为2.827μs。每个输入VBR源i(i = 1,2 ...... N)由两个状态ON-OFF中断伯努利过程(IBP)建模。开关吞吐量和平均信元延迟是使用不同开关尺寸的仿真计算得出的。通过仿真已经观察到,PIM技术增加了吞吐量并减少了平均信元延迟。这些结果更适合于为实时突发性应用程序提供更好的服务质量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号