...
【24h】

Delay abstraction in combinational logic circuits

机译:组合逻辑电路中的延迟抽象

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

In this paper we propose a data structure for abstracting the delay information of a combinatorial circuit. The particular abstraction that we are interested in is one that preserves the delays between all pairs of inputs and outputs in the circuit. Such abstractions are useful when considering the delay of cascaded circuits in high-level synthesis and other such applications in synthesis. The proposed graphical data structure is called the concise delay network, and is of size proportional to (m+n) in best case, where m and n refer to the number of inputs and outputs of the circuit. In comparison, a delay matrix that stores the maximum delay between each input-output pair has size proportional to m/spl times. For circuits with hundreds of inputs and outputs, this storage and the associated computations become quite expensive, especially when they need to be done repeatedly during synthesis. We present heuristic algorithms for deriving these concise delay networks. Experimental results shows that, in practice, we can obtain concise delay network with the number of edges being a small multiple of (m+n).
机译:在本文中,我们提出了一种用于抽象组合电路延迟信息的数据结构。我们感兴趣的特定抽象是一种保留电路中所有输入和输出对之间的延迟的抽象。当考虑高级综合中级联电路的延迟以及综合中的其他此类应用时,此类抽象很有用。所提出的图形数据结构称为简洁延迟网络,在最佳情况下其大小与(m + n)成比例,其中m和n表示电路的输入和输出数量。相比之下,存储每个输入输出对之间最大延迟的延迟矩阵的大小与m / spl次/ n成正比。对于具有数百个输入和输出的电路,此存储和相关的计算变得非常昂贵,尤其是当它们需要在合成过程中重复进行时。我们提出用于推导这些简洁的延迟网络的启发式算法。实验结果表明,在实践中,我们可以获得边数为(m + n)的小倍的简洁的时延网络。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号