...
首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >A phase assignment method for virtual-wire-based hardware emulation
【24h】

A phase assignment method for virtual-wire-based hardware emulation

机译:基于虚拟线的硬件仿真的阶段分配方法

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

In a hardware emulator consisting of multiple field-programmable gate arrays (FPGAs), the utilization of the FPGA logic resource is usually very low due to the limitation on the number of I/O pins. Virtual wire technology not only increases the inter-FPGA communication capability, but it also increases the logic resource utilization by means of time division multiplexing (TDM). TDM allows one physical wire to be shared by multiple logical wires. For TDM to be effective, each transportation of an inter-FPGA signal must be carefully assigned to a slot of the time division. In this note, we show that the phase assignment problem is exactly same as the resource-constrained operation scheduling problem. We adopt the static-list scheduling heuristic for the task, and present some experimental results on a set of benchmark circuits from the MCNC. The experiments show that the proposed method can increase the number of effective I/O pins as many as ten times.
机译:在由多个现场可编程门阵列(FPGA)组成的硬件仿真器中,由于I / O引脚数量的限制,FPGA逻辑资源的利用率通常非常低。虚拟线路技术不仅提高了FPGA间的通信能力,而且还通过时分复用(TDM)来提高逻辑资源利用率。 TDM允许一根逻辑线由多条逻辑线共享。为了使TDM有效,必须将FPGA间信号的每次传输都精心分配给时分时隙。在此注释中,我们表明阶段分配问题与资源受限的操作调度问题完全相同。我们针对任务采用静态列表调度启发式方法,并在MCNC的一组基准电路上给出了一些实验结果。实验表明,该方法可以将有效的I / O引脚数量增加十倍之多。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号