...
首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Interface finite-state machines: definition, minimization, and decomposition
【24h】

Interface finite-state machines: definition, minimization, and decomposition

机译:接口有限状态机:定义,最小化和分解

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

There is a well-recognized need for accurate timing verification tools that account for the functional behavior of component interfaces, and thereby do not traverse false combinational and sequential paths. Such tools, however, are susceptible to an exponential increase in task complexity as the circuit size and functional complexity of components increase. The viability of accurate timing verifiers hinges on their ability to efficiently analyze the smallest subset of circuit behaviors, while verifying the timing characteristics of the overall space of behaviors. This paper presents theoretical results that address this issue for the timing verification of interacting FSMs.
机译:众所周知,需要一种准确的时序验证工具,该工具应考虑组件接口的功能行为,从而不能遍历错误的组合路径和顺序路径。然而,随着电路尺寸和组件功能复杂度的增加,这种工具容易使任务复杂度呈指数级增长。准确的时序验证器的可行性取决于其有效分析电路行为的最小子集的能力,同时还要验证行为总体空间的时序特性。本文提出了解决此问题的理论结果,用于交互FSM的时序验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号