...
首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >A DLL-Supported, Low Phase Noise Fractional-N PLL With a Wideband VCO and a Highly Linear Frequency Ramp Generator for FMCW Radars
【24h】

A DLL-Supported, Low Phase Noise Fractional-N PLL With a Wideband VCO and a Highly Linear Frequency Ramp Generator for FMCW Radars

机译:具有DLL支持的低相位噪声小数N分频PLL,具有宽带VCO和用于FMCW雷达的高线性频率斜坡发生器

获取原文
获取原文并翻译 | 示例
           

摘要

This paper describes a frequency synthesizer for frequency-modulated continuous wave (FMCW) radars, operating in combination with a frequency multiplier, at 77 GHz. The fractional-N phase-locked loop (PLL)-based synthesizer is equipped with a wideband voltage-controlled oscillator, which is realized with CMOS transistors in a current-reuse technique, and a delay-locked loop (DLL). Utilized as a frequency multiplier for the reference signal, the DLL improves both the phase noise performance of the PLL and the linearity of the frequency sweep generated by the PLL. Two types of voltage-controlled delay lines used in the DLL are also introduced and compared in this paper. Both show a good performance in terms of phase noise and can be easily realized in a standard CMOS technology. The false-lock issue of the DLL is also discussed and a solution is proposed. Furthermore, a frequency multiplier is used to multiply the output frequency of the PLL by a multiplication factor of 18. This architecture enables an increase in the target resolution and an improvement in the accuracy of the measurements of FMCW radars.
机译:本文介绍了一种用于频率连续波(FMCW)雷达的频率合成器,该频率合成器在77 GHz下与倍频器结合使用。基于分数N锁相环(PLL)的合成器配备了宽带压控振荡器和延迟锁定环(DLL),该振荡器由电流重用技术中的CMOS晶体管实现。 DLL用作参考信号的倍频器,不仅改善了PLL的相位噪声性能,而且改善了PLL产生的频率扫描的线性度。本文还介绍并比较了DLL中使用的两种类型的压控延迟线。两者在相位噪声方面均表现出良好的性能,并且可以通过标准CMOS技术轻松实现。还讨论了DLL的错误锁定问题,并提出了解决方案。此外,使用倍频器将PLL的输出频率乘以18的倍数。这种架构可以提高目标分辨率,并提高FMCW雷达的测量精度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号