首页> 外文会议>Conference on Microelectronics: Design, Technology, and Packaging >Energy Efficient Low Power Shared-Memory Fast Fourier Transform (FFT) Processor with Dynamic Voltage Scaling
【24h】

Energy Efficient Low Power Shared-Memory Fast Fourier Transform (FFT) Processor with Dynamic Voltage Scaling

机译:节能低功耗共用存储器快速傅里叶变换(FFT)处理器,具有动态电压缩放

获取原文

摘要

Reduction of power dissipations in CMOS circuits needs to be addressed for portable battery devices. Selection of appropriate transistor library to minimise leakage current, implementation of low power design architectures, power management implementation, and the choice of chip packaging, all have impact on power dissipation and are important considerations in design and implementation of integrated circuits for low power applications. Energy-efficient architecture is highly desirable for battery operated systems, which operates in a wide variation of operating scenarios. Energy-efficient design aims to reconfigure its own architectures to scale down energy consumption depending upon the throughput and quality requirement. An energy efficient system should be able to decide its minimum power requirements by dynamically scaling its own operating frequency, supply voltage or the threshold voltage according to a variety of operating scenarios. The increasing product demand for application specific integrated circuit or processor for independent portable devices has influenced designers to implement dedicated processors with ultra low power requirements. One of these dedicated processors is a Fast Fourier Transform (FFT) processor, which is widely used in signal processing for numerous applications such as, wireless telecommunication and biomedical applications where the demand for extended battery life is extremely high. This paper presents the design and performance analysis of a low power shared memory FFT processor incorporating dynamic voltage scaling. Dynamic voltage scaling enables power supply scaling into various supply voltage levels. The concept behind the proposed solution is that if the speed of the main logic core can be adjusted according to input load or amount of processor's computation "just enough" to meet the requirement. The design was implemented using 0.12 um ST-Microelectronic 6-metal layer CMOS dual- process technology in Cadence Analogue Environment.
机译:需要针对便携式电池设备解决CMOS电路中的功耗降低。选择适当的晶体管库,以最小化漏电流,低功耗设计架构,电源管理实现和芯片包装的选择,所有都对功耗产生影响,是低功耗应用的集成电路的设计和实现的重要考虑因素。电池操作系统非常适合节能架构,其在各种操作场景中运行。节能设计旨在重新配置其自己的架构,以根据吞吐量和质量要求来扩展能耗。能量高效系统应能够通过根据各种操作场景动态缩放其自身的工作频率,电源电压或阈值电压来决定其最低功耗要求。对于独立便携式设备对应用特定集成电路或处理器的产品需求的增加对设计者实施了具有超低功耗要求的专用处理器。这些专用处理器之一是一种快速傅里叶变换(FFT)处理器,其广泛用于许多应用的信号处理,例如,无线电信和生物医学应用,延长电池寿命的需求非常高。本文介绍了采用动态电压缩放的低功率共享存储器FFT处理器的设计和性能分析。动态电压缩放可以电源缩放到各种电源电压水平。建议解决方案背后的概念是,如果主要逻辑核心的速度可以根据输入负载或处理器的计算量“足够的”来调整,以满足要求。在Cadence模拟环境中使用0.12UM ST微电子6金属层CMOS双工艺技术实现了设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号