首页> 外文会议>Design, Automation & Test in Europe Conference & Exhibition;DATE 10 >Power gating design for standard-cell-like structured ASICs
【24h】

Power gating design for standard-cell-like structured ASICs

机译:用于类似标准单元的结构化ASIC的电源门控设计

获取原文

摘要

Structured ASIC has been introduced to bridge the power, performance, area and design cost gaps between ASIC and FPGA. As technology scales, leakage power consumption becomes a serious problem. Among the leakage power reduction techniques, power gating is commonly used to disconnect idle logic blocks from power network to curtail sub-threshold leakage. In this paper, we apply power gating to structured ASICs for leakage power reduction. We present a power-gated via-configurable logic block (PGVCLB) and a power gated design flow mostly using existing standard cell design tools. We can configure PGVCLBs in a design to implement fine-grained power gating, coarse-grained/cluster-based power gating or even distributed sleep transistor network (DSTN). With fine-grained power gating, we can achieve 52% leakage reduction on average with only 8% area and 17% delay overheads when compared to the data obtained using a non-power-gated library.
机译:已引入结构化ASIC,以弥合ASIC与FPGA之间的功耗,性能,面积和设计成本差距。随着技术的扩展,泄漏功耗成为一个严重的问题。在泄漏功率降低技术中,功率门控通常用于将空闲逻辑块与电网断开连接,以减少亚阈值泄漏。在本文中,我们将功率门控应用于结构化ASIC,以降低泄漏功率。我们主要使用现有的标准单元设计工具介绍了功率门控通孔可配置逻辑块(PGVCLB)和功率门控设计流程。我们可以在设计中配置PGVCLB,以实现细粒度的功率门控,粗粒度/基于集群的功率门控,甚至实现分布式睡眠晶体管网络(DSTN)。通过使用细粒度的电源门控,与使用非电源门控库获得的数据相比,我们平均可以减少52%的泄漏,面积只有8%,延迟开销为17%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号