首页> 外文会议>Design, Automation & Test in Europe Conference & Exhibition;DATE 10 >AgeSim: A simulation framework for evaluating the lifetime reliability of processor-based SoCs
【24h】

AgeSim: A simulation framework for evaluating the lifetime reliability of processor-based SoCs

机译:AgeSim:用于评估基于处理器的SoC的生命周期可靠性的仿真框架

获取原文

摘要

Aggressive technology scaling has an ever-increasing adverse impact on the lifetime reliability of microprocessors. This paper proposes a novel simulation framework for evaluating the lifetime reliability of processor-based system-on-a-chips (SoCs), namely AgeSim, which facilitates designers to make design decisions that affect SoCs' mean time to failure. Unlike existing work, AgeSim can simulate failure mechanisms with arbitrary lifetime distributions and do not require to trace the system's reliability-related factors over its entire lifetime, and hence is more efficient and accurate. Two case studies are conducted to show the flexibility and effectiveness of the proposed methodology.
机译:积极的技术扩展对微处理器的寿命可靠性产生越来越大的不利影响。本文提出了一种新颖的仿真框架,用于评估基于处理器的片上系统(SoC)的寿命可靠性,即AgeSim,该设计框架可帮助设计人员做出影响SoC平均故障时间的设计决策。与现有工作不同,AgeSim可以模拟具有任意寿命分布的故障机制,并且不需要在整个生命周期内跟踪系统的可靠性相关因素,因此更加有效和准确。进行了两个案例研究,以显示所提出方法的灵活性和有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号