首页> 外国专利> Efficient performance monitoring of integrated circuit(s) having distributed clocks

Efficient performance monitoring of integrated circuit(s) having distributed clocks

机译:具有分布式时钟的集成电路的高效性能监控

摘要

Performance monitors are placed on computational units in different clock domains of an integrated circuit. A central dispatcher generates trigger signals to the performance monitors to cause the performance monitors to respond to the trigger signals with packets reporting local performance counts for the associated computational units. The data in the packets are correlated into a single clock domain. By applying a trigger and reporting system, the disclosed approach can synchronize the performance metrics of the various computational units in the different clock domains without having to route a complex global clock reference signal to all of the performance monitors.
机译:性能监视器放置在集成电路的不同时钟域中的计算单元上。 中央调度员生成对性能监视器的触发信号,以使性能监视器与报告相关计算单元的本地性能计数的数据包响应触发信号。 数据包中的数据与单个时钟域相关联。 通过应用触发和报告系统,所公开的方法可以同步不同时钟域中的各种计算单元的性能度量,而无需将复杂的全局时钟参考信号路由到所有性能监视器。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号